Power Consumption Estimation of a C-algorithm: A New Perspective for Software Design - lab-STICC-UBS Accéder directement au contenu
Communication Dans Un Congrès Année : 2002

Power Consumption Estimation of a C-algorithm: A New Perspective for Software Design

Nathalie Julien
Eric Senn
Johann Laurent
Eric Martin
  • Fonction : Auteur
  • PersonId : 831063

Résumé

A complete methodology to estimate power consumption at the C-level for on-the-shelf processors is proposed. It relies on the Functional-Level Power Analysis, which results in a power model of the processor; this model describes the consumption variations relatively to algorithmic and configuration parameters. Some parameters can be predicted directly from the C-algorithm with simple assumptions on the compilation. Estimation results are summarized on a consumption map; then the designer can check the algorithm with the application constraints. Maximum and minimum bounds are also provided. Applied to the TI C6x, the estimation method provides a maximum error of 6% against measurements for classical DSP algorithms.
Fichier principal
Vignette du fichier
johann_laurent.pdf (41.8 Ko) Télécharger le fichier

Dates et versions

hal-00077561 , version 1 (31-05-2006)

Identifiants

  • HAL Id : hal-00077561 , version 1

Citer

Nathalie Julien, Eric Senn, Johann Laurent, Eric Martin. Power Consumption Estimation of a C-algorithm: A New Perspective for Software Design. 2002, pp 67-72. ⟨hal-00077561⟩
275 Consultations
97 Téléchargements

Partager

Gmail Facebook X LinkedIn More